Title :
Rapid design space exploration for multi parametric optimization of VLSI designs
Author :
Sengupta, Anirban ; Sedaghat, Reza ; Zeng, Zhipeng
Author_Institution :
Electr. & Comput. Eng., Ryerson Univ., Toronto, ON, Canada
fDate :
May 30 2010-June 2 2010
Abstract :
Design Space Exploration (DSE) is one of the most important stages in High Level Synthesis designing methodology. This paper presents a novel DSE approach for the current generation of systems with heterogeneous multi parametric optimization objectives. The method introduced in this paper is capable of concurrently resolving multiple conflicting issues encountered during DSE, such as maximization of accuracy needed in the evaluation of design space with minimization in time expended to explore the best architecture. Results of the proposed method for different benchmarks indicated significant acceleration in exploration process compared to another existing approach that is also based on Pareto optimal analysis.
Keywords :
Pareto optimisation; VLSI; circuit optimisation; high level synthesis; integrated circuit design; Pareto optimal analysis; VLSI designs; heterogeneous multi parametric optimization objective; high level synthesis; rapid design space exploration; Biological cells; Clocks; Design engineering; Design methodology; Design optimization; Encoding; Evolutionary computation; High level synthesis; Space exploration; Very large scale integration;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537954