DocumentCode :
3390702
Title :
On design and performance of VLSI based parallel multiplier
Author :
Agrawal, Dharma P. ; Pathak, Girish C. ; Swain, Nikunja K. ; Agrawal, Bhuwan K.
Author_Institution :
Department of Electrical and Computer Engineering, North Carolina State University, Raleigh, 27650, USA
fYear :
1983
fDate :
20-22 June 1983
Firstpage :
17
Lastpage :
21
Abstract :
This paper introduces the VLSI design and layout of a (log2n) time n-bit binary parallel multiplier for two unsigned operands. Proposed design consists of partitioning the multiplier and multiplicand bits Into four groups of n/4 bits each and then reducing the matrix of sixteen product terms using three to two parallel counters and Brent-Kung (log n) time parallel adder. Area-time performance of the present scheme has been compared with the existing schemes for parallel multipliers. Regular and recursive design of the multiplier is shown to be suitable for VLSI implementation and an improved table look up multiplier has been used to form the basis of the recursive design scheme.
Keywords :
Area Time Complexity; Parallel Counters; Parallel Multiplier; Partitioning; Recursive Scheme; Table Lookup Multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic (ARITH), 1983 IEEE 6th Symposium on
Conference_Location :
Aarhus, Denmark
Print_ISBN :
0-8186-0034-9
Type :
conf
DOI :
10.1109/ARITH.1983.6158064
Filename :
6158064
Link To Document :
بازگشت