DocumentCode
3390767
Title
Low Power Arithmetic Units for Video Processing Systems
Author
Ngo, Hau T. ; Asari, Vijayan K.
Author_Institution
Dept. of Electr. & Comput. Eng., Old Dominion Univ., Norfolk, VA
fYear
2006
fDate
Oct. 2006
Firstpage
1
Lastpage
5
Abstract
Design of a low power multiply-and-accumulator (MAC) unit for video processing systems exploiting the similarity of neighboring pixels in video streams is presented in this paper. The proposed technique minimizes dynamic power consumption by analyzing the bit patterns in the input data to reduce switching activities. Special values of the pixels in the video streams such as zero, one, repeated values or repeated bit combinations are detected and control signals are generated to bypass the data and to reuse the results in the MAC unit. It is observed that the proposed scheme helps to reduce operations and switching activities in the MAC unit up to 30% which results in lower power consumption with minimal hardware overhead
Keywords
digital arithmetic; multiplying circuits; video signal processing; video streaming; MAC unit; low power arithmetic units; multiply-and-accumulator; video processing systems; video streams; Adders; Arithmetic; Capacitance; Circuits; Clocks; Dynamic voltage scaling; Energy consumption; Frequency; Hardware; Streaming media;
fLanguage
English
Publisher
ieee
Conference_Titel
Communication systems, 2006. ICCS 2006. 10th IEEE Singapore International Conference on
Conference_Location
Singapore
Print_ISBN
1-4244-0411-8
Electronic_ISBN
1-4244-0411-8
Type
conf
DOI
10.1109/ICCS.2006.301397
Filename
4085692
Link To Document