Title :
Redundancy reduction for high-speed fir filter architectures based on carry-save adder trees
Author :
Blad, Anton ; Gustafsson, Oscar
Author_Institution :
Electron. Syst., Linkoping Univ., Linköping, Sweden
fDate :
May 30 2010-June 2 2010
Abstract :
In this work we consider high-speed FIR filter architectures implemented using, possibly pipelined, carry-save adder trees for accumulating the partial products. In particular we focus on the mapping between partial products and full adders and propose a technique to reduce the number of carry-save adders based on the inherent redundancy of the partial products. The redundancy reduction is performed on the bit-level to also work for short wordlength data such as those obtained from sigma-delta modulators.
Keywords :
FIR filters; adders; carry-save adder trees; high-speed FIR filter architectures; redundancy reduction; Adders; Clocks; Delay; Delta-sigma modulation; Electronic mail; Finite impulse response filter; Frequency; Interpolation; Pipeline processing; Sampling methods;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537997