DocumentCode :
3393572
Title :
An image processing hardware design environment
Author :
Faroughi, Nikrouz
Author_Institution :
Dept. of Comput. Sci., California State Univ., Sacramento, CA, USA
Volume :
2
fYear :
1997
fDate :
3-6 Aug. 1997
Firstpage :
1225
Abstract :
Verilog HDL and XV is used to create an image processing design environment. The traditional HDL design simulation process where expected signal values are compared to those generated by the simulator is not sufficient, efficient, nor adequate to design and verify an image processing application hardware system for rapid implementation; e.g., using FPGAs. With a scalable image processing hardware architecture and the new design environment, rapid HDL modeling and simulation of image processing applications is feasible.
Keywords :
field programmable gate arrays; formal verification; hardware description languages; image processing equipment; logic CAD; programming environments; FPGAs; Verilog HDL; XV; design environment; hardware design environment; image processing applications; image processing hardware; rapid implementation; Application software; Computational modeling; Computer science; Field programmable gate arrays; Hardware design languages; Image processing; Process design; Signal design; Signal generators; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. Proceedings of the 40th Midwest Symposium on
Print_ISBN :
0-7803-3694-1
Type :
conf
DOI :
10.1109/MWSCAS.1997.662301
Filename :
662301
Link To Document :
بازگشت