DocumentCode :
3393730
Title :
Analysis of IR-drop scaling with implications for deep submicron P/G network designs
Author :
Ajami, Amir H. ; Banerjee, Kaustav ; Mehrotra, Amit ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
fYear :
2003
fDate :
24-26 March 2003
Firstpage :
35
Lastpage :
40
Abstract :
This paper presents a detailed analysis of the power-supply voltage (IR) drop scaling in DSM technologies. For the first time, the effects of temperature, electromigration and interconnect technology scaling (including resistivity increase of Cu interconnects due to electron surface scattering and finite barrier thickness) are taken into consideration during this analysis. It is shown that the IR-drop effect in the power/ground (P/G) network increases rapidly with technology scaling, and using well-known counter measures such as wire-sizing and decoupling capacitor insertion with resource allocation schemes that are typically used in the present designs may not be sufficient to limit the voltage fluctuations over the power grid for future technologies. It is also shown that such voltage drops on power lines of switching devices in a clock network can introduce significant amount of skew which in turn degrades the signal integrity.
Keywords :
CMOS integrated circuits; electrical resistivity; electromigration; integrated circuit interconnections; integrated circuit reliability; CMOS process technology; DSM technologies; IR drop scaling; clock network; counter measures; decoupling capacitor insertion; deep submicron P/G network designs; electromigration; electron surface scattering; finite barrier thickness; interconnect technology scaling; power grid; power lines; power supply voltage drop scaling; power/ground network; resistivity; resource allocation schemes; signal integrity; switching devices; technology scaling; voltage fluctuations; wire sizing; Conductivity; Counting circuits; Electromigration; Electrons; Land surface temperature; Power measurement; Resource management; Scattering; Switched capacitor networks; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
Print_ISBN :
0-7695-1881-8
Type :
conf
DOI :
10.1109/ISQED.2003.1194706
Filename :
1194706
Link To Document :
بازگشت