Title :
Using integer equations for high level formal verification property checking
Author :
Alizadeh, Bijan ; Kakoee, Mohammad R.
Author_Institution :
Electr. & Comput. Eng., Tehran Univ., Iran
Abstract :
This paper describes the use of integer equations for high level modeling digital circuits for application of formal verification properties at this level. Most formal verification methods use BDDs, as a low level representation of a design. BDD operations require separation of data and control parts of a design and their implementation requires large CPU time and memory. In our method; a behavioral state machine is represented by a list of integer equations, and RT level properties are directly applied to this representation. This reduces the need for large BDD data structures and uses far less memory. Furthermore, this method is applied to circuits without having to separate their data and control sections. Integer equations are solved recursively by replacement and simplification operations. For this implementation, we use a canonical form of integer equations. This paper compares our results with those of the VIS verification tool that is a BDD based program.
Keywords :
binary decision diagrams; data flow graphs; data structures; finite state machines; formal verification; hardware description languages; integer programming; integrated logic circuits; logic CAD; BDD based program; BDD data structures; CPU memory; CPU time; VIS verification tool; control parts; control sections; data separation; digital circuits modeling; high level formal verification; integer equations; level representation; property checking; state machine; Binary decision diagrams; Boolean functions; Data mining; Data structures; Digital circuits; Equations; Flow graphs; Formal verification; Logic circuits; Logic design;
Conference_Titel :
Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
Print_ISBN :
0-7695-1881-8
DOI :
10.1109/ISQED.2003.1194711