DocumentCode :
3393850
Title :
LYS: a solution for system on chip (SoC) production cost and time to volume reduction
Author :
Heliot, Jean-Pierre ; Parmentier, Florent ; Baron, Marie-Pierre
Author_Institution :
Central R&D, STMicroelectron., USA
fYear :
2003
fDate :
24-26 March 2003
Firstpage :
85
Lastpage :
89
Abstract :
With the introduction of new generations of systems on chip (SoC) on 0.18 μm and 0.12 μm technologies, the production cost and time to volume become more and more critical, on top of best in class level of quality and reliability. The SoC approach-widely based on the usage of cell libraries or reusable IP blocks-brings extreme complexity. Accurate knowledge and level of validation on silicon of each block of library/IP used within new chip becomes mandatory in order to secure first silicon success. In this context, knowledge sharing between users of the same IP in different SoC plays a key role in cost optimisation and time to volume reduction. This paper describes the information system solution developed on 0.18 μm technology, named LYS (Library Yield System). LYS allows keeping track of the version of library cells or reusable IP blocks used within each SoC of a given technology. Each SoC project is analysed at different steps of its life cycle starting from product specification up to silicon qualification. Block by block silicon results applied to SoC, and early warning system linking the different projects together, allow to optimise and update in real time the content of each projects, and to perform the needed improvements. This methodology allows, before mask order, any new project to be updated with appropriate library or IP blocks revision in order to get rid of known silicon issues detected on previous projects. This solution is now fully implemented and in use on 0.35 μm, 0.25 μm, 0.18 μm, 0.12 μm, and 90 nm technologies. As far as we know, there is no equivalent solution available and running in microelectronics companies.
Keywords :
integrated circuit design; integrated circuit yield; system-on-chip; cell libraries; cost optimisation; early warning system; information system; knowledge sharing; library cells; library yield system; microelectronics companies; production cost; production time; project content; real time updating; reusable IP blocks; silicon; system on chip production; volume reduction; Alarm systems; Cost function; Information systems; Joining processes; Libraries; Production systems; Qualifications; Real time systems; Silicon; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
Print_ISBN :
0-7695-1881-8
Type :
conf
DOI :
10.1109/ISQED.2003.1194714
Filename :
1194714
Link To Document :
بازگشت