• DocumentCode
    3395698
  • Title

    Testability preserving and enhancing transformations for robust delay fault testability

  • Author

    Karkare, Amey ; Singla, Manoj ; Jain, Ajai

  • Author_Institution
    Dept. of Comput. Sci. & Eng., IIT, Kanpur, India
  • fYear
    1998
  • fDate
    4-7 Jan 1998
  • Firstpage
    370
  • Lastpage
    373
  • Abstract
    Multilevel logic optimization transformations for DFT (design for testability) used in existing logic systems, are characterized with respect to their testability preserving and testability enhancing properties. In this paper, we propose three new transformations which preserve or improve path delay testability with reduction in circuitry. The paper also includes a theorem showing the condition under which a testability preserving transformation (TPT) will be a testability enhancing transformations (TET)
  • Keywords
    delays; design for testability; fault diagnosis; logic design; logic testing; multivalued logic; design for testability; multilevel logic optimization; robust path delay fault testability; testability enhancing transformation; testability preserving transformation; Circuit faults; Circuit testing; Computer science; Delay; Design for testability; Hazards; Logic design; Logic testing; Robustness; System testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
  • Conference_Location
    Chennai
  • ISSN
    1063-9667
  • Print_ISBN
    0-8186-8224-8
  • Type

    conf

  • DOI
    10.1109/ICVD.1998.646635
  • Filename
    646635