DocumentCode :
3395811
Title :
Interval diagrams: increasing efficiency of symbolic real-time verification
Author :
Strehl, Karsten
Author_Institution :
Comput. Eng. & Networks Lab., Swiss Fed. Inst. of Technol., Zurich, Switzerland
fYear :
1999
fDate :
1999
Firstpage :
488
Lastpage :
491
Abstract :
In this paper, we suggest interval diagram techniques for formal verification of real-time systems modeled by means of timed automata. Interval diagram techniques are based on interval decision diagrams (IDDs)-representing sets of system configurations of, for example, timed automata-and interval mapping diagrams (IMDs)-modeling their transition behavior. IDDs are canonical representations of Boolean functions and allow for their efficient manipulation. Our approach is used for performing both timed reachability analysis and real-time symbolic model checking. We present the methods necessary for our approach and compare its results to another, similar verification technique-achieving a speedup of 7 and more
Keywords :
Boolean functions; automata theory; decision diagrams; formal verification; reachability analysis; Boolean functions; formal verification; interval decision diagrams; interval diagram; symbolic model checking; symbolic real-time verification; timed automata; timed reachability analysis; Aerospace electronics; Automata; Clocks; Computer networks; Formal verification; Medical simulation; Reachability analysis; Real time systems; Timing; World Wide Web;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real-Time Computing Systems and Applications, 1999. RTCSA '99. Sixth International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
0-7695-0306-3
Type :
conf
DOI :
10.1109/RTCSA.1999.811303
Filename :
811303
Link To Document :
بازگشت