DocumentCode :
3395880
Title :
Verification of layout efficient shield-based de-embedding techniques for on-wafer HBT characterisation up to 30 GHz
Author :
Sullivan, John A O ; McCarthy, Kevin G. ; Murphy, Aidan C. ; Murphy, Patrick J.
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. Coll. Cork, Ireland
fYear :
2005
fDate :
4-7 April 2005
Firstpage :
119
Lastpage :
124
Abstract :
On-wafer measurements play a vital role in device characterization and modelling for advanced high speed devices such as SiGe HBTs and submicron MOSFETs. Unfortunately, due to the lossy nature of Si substrates, extensive, area hungry, de-embedding structures are necessary to separate the intrinsic device characteristics from the extrinsic parasitics. It has been postulated that the use of shield-based structures may lead to a reduction in the layout-area requirements for de-embedding structures. In this work, we show for the first time that shielding techniques do indeed provide an area saving as high as 40% for the HBT process considered here.
Keywords :
heterojunction bipolar transistors; millimetre wave bipolar transistors; semiconductor device measurement; shielding; 30 GHz; MOSFET; extrinsic parasitic effects; layout efficient shield-based de-embedding techniques; layout-area requirements reduction; on-wafer HBT characterisation; on-wafer measurements; shield-based deembedding structures; BiCMOS integrated circuits; Educational institutions; Electric variables measurement; Fixtures; Heterojunction bipolar transistors; Impedance; Probes; Silicon; Substrates; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 2005. ICMTS 2005. Proceedings of the 2005 International Conference on
Print_ISBN :
0-7803-8855-0
Type :
conf
DOI :
10.1109/ICMTS.2005.1452241
Filename :
1452241
Link To Document :
بازگشت