Title :
Fault-tolerant systolic arrays: An approach based upon residue arithmetic
Author :
Piuri, Vi Ncenzo
Author_Institution :
Department of Electronics, Politecnico di MiLano, Piazza L. da Vinci 32, 120133, Italy
Abstract :
Much attention has been recently given to VLSI and WSI processing arrays: systolic arrays are often adopted to execute a wide class of algorithms, e.g for matrix arithmetic or signal and image processing. In this paper a fault-tolerant architecture is proposed to allow reliable computation of systolic arrays by using physical redundancy and residue number coding. Such architecture supplies also information for fast reconfiguration.
Keywords :
Adaptive arrays; Arrays; Circuit faults; Fault tolerance; Fault tolerant systems; Matrices;
Conference_Titel :
Computer Arithmetic (ARITH), 1987 IEEE 8th Symposium on
Conference_Location :
Como, Italy
Print_ISBN :
0-8186-0774-2
DOI :
10.1109/ARITH.1987.6158712