DocumentCode :
3398308
Title :
The design of FPGA´s high speed configurable logic units
Author :
Yong Fu ; Yuan Wang ; Jin-mei Lai
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai, China
fYear :
2012
fDate :
Oct. 29 2012-Nov. 1 2012
Firstpage :
1
Lastpage :
3
Abstract :
This paper presents the research and design of FPGA´s high speed configurable logic units under very deep sub-micron (VDSM) technology. The keystone is the design of FPGA´s two basic elements - look-up table (LUT) and configurable register. Decoding circuit and CMOS transmission gate (TG) is applied to build LUT to solve the problems brought by the VDSM technology, such as the low power supply voltage and comparatively high threshold voltage loss. CMOS TG and designed control circuit is used to implement the complex function of FPGA´s configurable register to reduce the critical path´s delay. Experimental result shows the achieved speed is comparable and even faster than Xilinx´s Virtex4, while retaining small leakage power and area.
Keywords :
CMOS logic circuits; decoding; field programmable gate arrays; logic design; table lookup; CMOS TG; CMOS transmission gate; FPGA configurable register complex function; FPGA high speed configurable logic unit design; LUT; VDSM technology; Xilinx Virtex4; configurable register; critical path delay function; decoding circuit; designed control circuit; high threshold voltage loss; look-up table; low power supply voltage; very deep submicron technology; Delay; Field programmable gate arrays; Layout; Registers; Table lookup; Threshold voltage; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
Type :
conf
DOI :
10.1109/ICSICT.2012.6466684
Filename :
6466684
Link To Document :
بازگشت