DocumentCode :
3399216
Title :
VLSI support for voice over internet protocol scheduling and buffering in high speed packet switched network
Author :
Noubade, Jyothi ; Konda, Rajendra B. ; Baswaraj
Author_Institution :
Dept. Of Electron., Mewar Univ., Mewar, India
fYear :
2013
fDate :
10-11 Oct. 2013
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents a number of new approaches for designing fast, scalable queuing structures in VLSI for very high speed packet-switched networks. Such queuing structures are necessary for implementing packet buffers in switches and routers that have multi Gigabit-per-second (Gbps) ports. The paper addresses the design of two specific queue architectures: balanced parallel multi-input multi-output (MIMO) buffers and systolic parallel priority queues (PPQ). A methodology for the systematic design of order-preserving parallel MIMO buffers is presented. The MIMO buffer employs an arithmetic-free systolic routing network and bank of parallel FIFO buffers to yield a load-balanced realization with increased bandwidth. Using this methodology we derived scalable parallel buffer structures that can be designed to match the rate of ultra high- speed links using current memory technology that uses moderate clock rates. A small prototype of the MIMO buffer attains a rate of 10.6 Gbps which is more than adequate to support a Sonet OC-192 link. The combined use of pipe lined architecture and dynamic CMOS circuits resulted in significant reduction in design complexity and substantial performance gains in speed and area.
Keywords :
Internet telephony; MIMO communication; VLSI; packet radio networks; packet switching; queueing theory; radio links; resource allocation; telecommunication network routing; PPQ; Sonet OC-192 link; VLSI support; arithmetic-free systolic routing network; clock rates; dynamic CMOS circuit; multigigabit-per-second ports; order-preserving parallel MIMO buffer; packet buffer; parallel FIFO buffer; parallel multiinput multioutput buffer; pipe lined architecture; scalable queuing structure; systolic parallel priority queues; ultra high-speed link; very high speed packet-switched network; voice over Internet protocol scheduling; Bandwidth; Computer architecture; Internet telephony; MIMO; Scheduling; Switches; Very large scale integration; Complementary Metal Oxide Semi Conductor; First In First Out; Multi Input Multi Output; Parallel Priority Queue; Very Large Scale Integration; Voice Over Internet Protocol;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Communication, Control, Signal Processing & Computing Applications (C2SPCA), 2013 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-1082-3
Type :
conf
DOI :
10.1109/C2SPCA.2013.6749372
Filename :
6749372
Link To Document :
بازگشت