DocumentCode :
3399274
Title :
Systolic architectures for parallel Fourier transform
Author :
Baradaran-Seyed, Taraneh ; Johnson, Louis G. ; Karimi, Bijan
Author_Institution :
Dept. of Comput. Sci., Southern Connecticut State Univ., New Haven, CT, USA
fYear :
1991
fDate :
14-17 May 1991
Firstpage :
283
Abstract :
Novel systolic architectures are proposed for the computation of the Fourier transform based on the generation of the coefficients of the transform during the computation. These architectures require fewer input/output pins on the chip. The novel architectures are also extremely modular and cascadable, and thus are amenable to efficient VLSI implementation. The VLSI complexity of the architectures is compared with that of existing parallel architectures
Keywords :
Fourier transforms; VLSI; digital signal processing chips; mathematics computing; systolic arrays; VLSI implementation; parallel Fourier transform; systolic architectures; Area measurement; Computed tomography; Computer architecture; Concurrent computing; Discrete Fourier transforms; Fourier transforms; Parallel architectures; Parallel processing; Pipelines; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., Proceedings of the 34th Midwest Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-0620-1
Type :
conf
DOI :
10.1109/MWSCAS.1991.252044
Filename :
252044
Link To Document :
بازگشت