DocumentCode :
3400129
Title :
Survey of low power testing of VLSI circuits
Author :
Basker, P. ; Arulmurugan, A.
Author_Institution :
Dept. of ECE, Kongu Eng. Coll., Erode, India
fYear :
2012
fDate :
10-12 Jan. 2012
Firstpage :
1
Lastpage :
7
Abstract :
The System-On-Chip (SoC) revolution challenges both design and test engineers, especially in the area of power dissipation. Generally, a circuit or system consumes more power in test mode than in normal mode. This extra power consumption can give rise to severe hazards in circuit reliability or, in some cases, can provoke instant circuit damage. Moreover, it can create problems such as increased product cost, difficulty in performance verification, reduced autonomy of portable systems, and decrease of overall yield. Low power dissipation during test application is becoming increasingly important in today´s VLSI systems design and is a major goal in the future development of VLSI design.
Keywords :
VLSI; integrated circuit design; integrated circuit reliability; integrated circuit testing; low-power electronics; system-on-chip; SoC; VLSI circuit testing; VLSI system design; circuit reliability; low power testing; power consumption; power dissipation; system-on-chip; Built-in self-test; Clocks; Logic gates; Power demand; Power dissipation; Switches; Vectors; DFT-BIST-LFSR-CUT-ATPG;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1580-8
Type :
conf
DOI :
10.1109/ICCCI.2012.6158884
Filename :
6158884
Link To Document :
بازگشت