DocumentCode :
3400148
Title :
A Modified Photonic Switch Architecture based on Fiber Loop Memory
Author :
Srivastava, R. ; Mangal, V. ; Singh, R.K. ; Singh, Y.N.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Kanpur
fYear :
2006
fDate :
15-17 Sept. 2006
Firstpage :
1
Lastpage :
5
Abstract :
In this paper we have proposed design modifications in fiber optic loop buffer switch. This paper discusses an automatic gain controlling (AGC) scheme for the loop buffer. We have shown that by changing the position of EDFA automatic gain controlling scheme will not be required. We have utilized the availability of filter in tunable wavelength converter (TWC) to reduce number of components in the buffer. Finally we replaced the combination of splitter and filter as in existing architecture by array waveguide grating (AWG) demultiplexer, which reduces the loss in the architecture. The performance evaluation of the switch is done in terms of packet loss probability and delay
Keywords :
arrayed waveguide gratings; automatic gain control; demultiplexing equipment; optical fibre networks; optical wavelength conversion; performance evaluation; photonic switching systems; probability; AGC; AWG demultiplexer; TWC; array waveguide grating; automatic gain controlling scheme; delay; fiber optic loop memory; packet loss probability; performance evaluation; photonic switch architecture; tunable wavelength converter; Arrayed waveguide gratings; Automatic control; Availability; Erbium-doped fiber amplifier; Optical buffering; Optical design; Optical fiber filters; Optical fibers; Optical switches; Optical wavelength conversion; TWC; WDM; fiber loop buffer; optical fiber; packet switch;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference, 2006 Annual IEEE
Conference_Location :
New Delhi
Print_ISBN :
1-4244-0369-3
Electronic_ISBN :
1-4244-0370-7
Type :
conf
DOI :
10.1109/INDCON.2006.302784
Filename :
4086255
Link To Document :
بازگشت