Title :
Efficient loop-back testing of on-chip ADCs and DACs
Author :
Yu, Hak-Soo ; Abraham, Jacob A. ; Hwang, Sungbae ; Roh, Jeongjin
Author_Institution :
Comput. Eng. Res. Center, Texas Univ., Austin, TX, USA
Abstract :
This paper presents an efficient approach to testing on-chip analog to digital converters (ADCs) and digital to analog converters (DACs) in loop-back mode. On-chip digital signal processing units can be used to generate stimuli. With this methodology, go/no-go tests as well as characterization of the individual ADCs and DACs are possible. The proposed approach is simple and overcomes the low parametric fault coverage of conventional loop-back tests. Simulations on a Matlab model of loop-backed converters are presented to validate the feasibility of the method.
Keywords :
analogue-digital conversion; circuit simulation; digital signal processing chips; digital-analogue conversion; integrated circuit testing; mixed analogue-digital integrated circuits; DSP generated stimuli; analog to digital converters; circuit characterization; digital signal processing units; digital to analog converters; go/no-go tests; loop-back mode testing; mixed-signal chips; on-chip ADC; on-chip DAC; parametric fault coverage; testing efficiency; Analog computers; Analog-digital conversion; Built-in self-test; Circuit faults; Circuit testing; Costs; Equations; Jacobian matrices; Mathematical model; Test equipment;
Conference_Titel :
Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
Print_ISBN :
0-7803-7659-5
DOI :
10.1109/ASPDAC.2003.1195103