DocumentCode :
3402317
Title :
Techniques for improving coarse-grained reconfigurable architectures
Author :
Kyuseung Han ; Seongsik Park ; Kiyoung Choi ; Jong Kyung Paek ; Jongeun Lee
Author_Institution :
Sch. of EECS, Seoul Nat. Univ., Seoul, South Korea
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents various novel techniques for improving coarse-grained reconfigurable architectures. Specifically, it presents techniques for supporting IEEE single precision floating-point standard, efficient handling of loop-carried dependency with variable-length FIFOs, efficient mapping of control flows, and sharing data with a host processor for transparent binary acceleration. Experiments with benchmark examples demonstrate the effectiveness of the proposed techniques.
Keywords :
IEEE standards; program processors; reconfigurable architectures; IEEE single precision floating-point standard; coarse-grained reconfigurable architectures; host processor; loop-carried dependency; transparent binary acceleration; variable-length FIFO; Educational institutions; Finite impulse response filter; Irrigation; Least squares approximation; Logic gates; Parallel processing; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026299
Filename :
6026299
Link To Document :
بازگشت