DocumentCode :
3402743
Title :
A novel fractional-N PLL based on a simple reference multiplier
Author :
Pu Xiao ; Abraham, Jibi ; Thomsen, A. ; Nagaraj, Kanthi
Author_Institution :
MCU, Texas Instrum., Dallas, TX, USA
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
A wide loop bandwidth in fractional-N PLL is desirable for good jitter performance. However, a wider bandwidth reduces the effective oversampling ratio between update rate and loop bandwidth, making quantization error a much bigger noise contributor. A successful implementation of a wideband frequency synthesizer is in managing jitter and spurious performance. In this paper we present a new PLL architecture for bandwidth extension. By using clock squaring buffers with built-in offsets, multiple clock edges are extracted from a single reference cycle and utilized for phase update, thereby effectively forming a reference multiplier. This enables a higher oversampling ratio for better quantization noise shaping and makes a wideband fractional-N PLL possible.
Keywords :
clocks; frequency synthesizers; jitter; phase locked loops; bandwidth extension; built-in offsets; fractional-N PLL; jitter performance; multiple clock edges; noise contributor; quantization error; simple reference multiplier; wideband frequency synthesizer; Radiation detectors; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026320
Filename :
6026320
Link To Document :
بازگشت