DocumentCode :
3403380
Title :
VAX hardware for the proposed IEEE floating-point standard
Author :
Taylor, George S. ; Patterson, David A.
Author_Institution :
Computer Science Division, University of California Berkeley, California 94720
fYear :
1981
fDate :
16-19 May 1981
Firstpage :
190
Lastpage :
196
Abstract :
The proposed IEEE floating-point standard has been implemented in a substitute floating-point accelerator for the VAX∗∗ 11/780. We explain how features of the proposed standard influenced the design of the new processor. By comparing it with the original VAX accelerator, we illustrate the differences between hardware for the proposed standard and hardware for a more traditional floating-point architecture.
Keywords :
Computer architecture; Hardware; Large scale integration; Logic gates; Pipelines; Registers; Software;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic (ARITH), 1981 IEEE 5th Symposium on
Conference_Location :
Ann Arbor, MI, USA
Type :
conf
DOI :
10.1109/ARITH.1981.6159294
Filename :
6159294
Link To Document :
بازگشت