DocumentCode :
3403428
Title :
Offset voltage analysis of dynamic latched comparator
Author :
HeungJun Jeon ; Yong-Bin Kim ; Minsu Choi
Author_Institution :
Dept. of Electr. & Comput. Eng., Northeastern Univ., Boston, MA, USA
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
The offset voltage of the dynamic latched comparator is analyzed in detail, and the dynamic latched comparator design is optimized for the minimal offset voltage based on the analysis in this paper. As a result, 1-sigma offset voltage was reduced from 12.5mV to 6.5mV at the cost of 9% increase of the power dissipation (152μW from 136μW). Using a digitally controlled capacitive offset calibration technique, the offset voltage of the comparator is further reduced from 6.50mV to 1.10mV at 1-sigma at the operating clock frequency of 3GHz and it consumes 54μW/GHz after the calibration.
Keywords :
comparators (circuits); flip-flops; 1-sigma offset voltage; digitall-controlled capacitive offset calibration technique; dynamic latched comparator design; frequency 3 GHz; minimal offset voltage; offset voltage analysis; power 152 muW to 136 muW; voltage 12.5 mV to 1.10 mV; Calibration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026358
Filename :
6026358
Link To Document :
بازگشت