DocumentCode :
3403477
Title :
A low-cost DDEM ADC structure for the testing of high-performance DACs
Author :
Jaewon Jang ; Incheol Kim ; HyeonUk Son ; Sungho Kang
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
The testing of high resolution and high speed DACs (Digital-to-Analog Converters) is extremely challenging because of the requirements on the accuracy, speed and cost. This paper presents a new hardware overhead reduction method using DDEM (Deterministic Dynamic Element Matching) techniques for the testing of DACs. In this work, the proposed method make that resistors in a resistor string have different lengths by a merging operation. Accuracy of the proposed method is proven by theoretical analysis. The experimental results show that the proposed method reduces the usage of resources over 17%.
Keywords :
circuit testing; digital-analogue conversion; deterministic dynamic element matching technique; digital-to-analog converters; hardware overhead reduction method; high-performance DAC testing; high-resolution DAC; high-speed DAC; low-cost DDEM ADC structure; merging operation; theoretical analysis; Nickel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026360
Filename :
6026360
Link To Document :
بازگشت