DocumentCode :
3403752
Title :
An LDPC decoder architecture for multi-rate QC-LDPC codes
Author :
Sung-Woo Choi ; Gyung-Pyo Kim ; Jin-Kyeong Kim
Author_Institution :
Wireless Telecommun. Res. Dept., ETRI, Daejeon, South Korea
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a partially parallel LDPC decoder architecture for QC-LDPC codes. In particular, we introduce a check node processing element which is 3-parallel, adjustable to irregular inputs and easily expandable. Furthermore, our decoder is applicable to multi-rate system by simply writing additional data to internal RAM. In another aspect of our work, we can reduce the check-bit message memory significantly by efficient method. Implementation results show that the proposed architecture can support the data rate of 360Mbps in FPGA.
Keywords :
cyclic codes; decoding; field programmable gate arrays; parity check codes; random-access storage; FPGA; RAM; bit rate 360 Mbit/s; check node processing element; check-bit message memory; multirate QC-LDPC codes; multirate system; partially-parallel LDPC decoder architecture; quasicyclic low density parity check codes; Random access memory; Table lookup; Architecture; FPGA; LDPC; Quasi-cyclic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026376
Filename :
6026376
Link To Document :
بازگشت