DocumentCode :
3403863
Title :
A disturb-free subthreshold 9T SRAM cell with improved performance and variation tolerance
Author :
Chien-Yu Lu ; Ching-Te Chuang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
325
Lastpage :
329
Abstract :
This paper presents a novel subthreshold 9T SRAM cell with row-based Word-Line (WL) and column-based data-aware Write Word-Lines (WWLs). The decoupled Read port and cross-point Write structure provide a disturb-free cell and facilitate bit-interleaving architecture to improve soft error immunity. Compared with a previous cross-point Write 9T subthreshold SRAM cell reported in the literature, the proposed 9T SRAM cell offers comparable stability with improved Read performance and variation-tolerance. Monte Carlo simulations based on UMC 40nm Low-Power (40LP) technology indicate that the BL access time improves by 15.35% to 17.37%, and the variation (τ of BL access time) improves by 5.12% to 9.22% for VDD ranging from 0.3V to 0.6V. Based on a 72Kb SRAM macro design in UMC 40LP process, the proposed 9T cell achieves about 9% better chip access time (Ta) at SS corner for VDD ranging from 0.3V to 0.45V.
Keywords :
Monte Carlo methods; SRAM chips; low-power electronics; Monte Carlo simulations; UMC low-power technology; bit-interleaving architecture; column-based data-aware write word-lines; cross-point write structure; decoupled read port; disturb-free subthreshold 9T SRAM cell; read performance; row-based word-line; size 40 nm; soft error immunity; stability; variation tolerance; voltage 0.3 V to 0.6 V; Abstracts; Random access memory; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2013 IEEE 26th International
Conference_Location :
Erlangen
ISSN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2013.6749710
Filename :
6749710
Link To Document :
بازگشت