DocumentCode :
3404034
Title :
Implementation techniques of high-order FFT into low-cost FPGA
Author :
Ouerhani, Y. ; Jridi, Maher ; Alfalou, Ayman
Author_Institution :
Equipe Vision, Lab. LabISEN, Brest, France
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, our objective is to detail know-how and techniques that can help the designer of electronic circuits to develop and to optimize their own IP in a reasonable time. For this reason, we propose to optimize existing FFT algorithms for low-cost FPGA implementations. For that, we have used short length structures to obtain higher length transforms. Indeed, we can obtain a VLSI structure by using log4 (N) 4-point FFTs to construct N-point FFT rather than (N/8) log8 (N) 8-point FFTs. Furthermore, two techniques are used to yield with VLSI architecture. Firstly, the radix-4 FFT is modified to process one sample per clock cycle. Secondly, the memory is shared and divided into 4 parts to reduce the consumed resources and to improve the overall latency. Comparisons with commercial IP cores show that the low area architecture presents the best compromise in terms of speed/area.
Keywords :
fast Fourier transforms; field programmable gate arrays; N-point FFT; VLSI structure; high-order FFT; higher length transforms; implementation techniques; low-cost FPGA; radix-4 FFT; short length structures; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026390
Filename :
6026390
Link To Document :
بازگشت