Title :
Compressed sensing based analytical modeling for Through-Silicon-Via pairs
Author :
Tao Wang ; Jingook Kim ; Jun Fan ; Yiyu Shi
Author_Institution :
Dept. of Electr. & Comput. Eng., Missouri Univ. of Sci. & Technol., Rolla, MO, USA
Abstract :
Through-Silicon-Vias (TSVs) are the critical enabling technique for three-dimensional integrated circuits (3D ICs). While there are a few existing works in literature to model the electrical performance of TSVs, they are either for fixed geometry or in lack of accuracy. In this paper, we use compressed sensing technique to model the electrical performance of TSV pairs. Experimental results indicate that with an exceptionally small number of samples, our model has a maximum relative error of 3.94% compared with full-wave simulations over a wide range of geometry parameters and frequencies.
Keywords :
error analysis; three-dimensional integrated circuits; 3D IC; compressed sensing; electrical performance; fixed geometry; maximum relative error; three-dimensional integrated circuits; through-silicon-via pairs;
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2011.6026430