DocumentCode :
3405306
Title :
A medium-grain reconfigurable processor organization
Author :
Van Dyken, J. ; Delgado-Frias, Jose G.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA, USA
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
In this paper a novel and extremely configurable execution core is presented for a standard five-stage pipelined processor. This processor implementation targets a medium grain highly reconfigurable hardware architecture that has been developed for DSPs applications. Using the Spec Espresso and Li benchmarks, analysis of different data forwarding mechanisms and machine per system clock factors are offered. Results show that with an increase in 16.7% or 28.7% hardware size execution time can be reduced by up to 10.79% and 15.63% respectively.
Keywords :
digital signal processing chips; pipeline processing; reconfigurable architectures; DSP applications; Li benchmarks; Spec Espresso; data forwarding; extremely configurable execution core; five-stage pipelined processor; highly reconfigurable hardware architecture; medium grain; reconfigurable processor organization; Benchmark testing; Clocks; Delay; Hardware; Organizations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026460
Filename :
6026460
Link To Document :
بازگشت