DocumentCode :
3406190
Title :
A unified algorithm for gate sizing and clock skew optimization to minimize sequential circuit area
Author :
Chuang, W. ; Sapatnekar, S.S. ; Hajj, I.N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1993
fDate :
7-11 Nov. 1993
Firstpage :
220
Lastpage :
223
Abstract :
This paper examines the problem of minimizing the area of a synchronous sequential circuit for a given clock period specification under the standard-cell paradigm. This is effected by appropriately selecting a size for each gate in the circuit from a standard-cell library, and by adjusting the delays between the central clock distribution node and individual flip-flops. Traditional methods treat these two problems separately, which may lead to very sub-optimal solutions in some cases. Experimental results show that by considering the two problems together, it is not only possible to reduce the optimized circuit area, but also to achieve faster clocking frequencies. We also address the problem of making this work applicable to very large synchronous sequential circuits by partitioning these circuits to reduce the computational complexity.
Keywords :
sequential circuits; clock period specification; clock skew optimization; computational complexity; delays; flip-flops; gate sizing; sequential circuit area; standard-cell library; standard-cell paradigm; synchronous sequential circuit; unified algorithm; Clocks; Computational complexity; Delay effects; Flip-flops; Frequency; Integrated circuit interconnections; Laboratories; Latches; Libraries; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1993. ICCAD-93. Digest of Technical Papers., 1993 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-4490-7
Type :
conf
DOI :
10.1109/ICCAD.1993.580060
Filename :
580060
Link To Document :
بازگشت