DocumentCode :
3406223
Title :
An ultra low-power rail-to-rail comparator for ADC designs
Author :
Song Lan ; Chao Yuan ; Lam, Yvonne Y. H. ; Siek, Liter
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a novel ultra low-power rail-to-rail comparator which can be suitably used in low-to-medium speed A/D converters. This comparator adopts a preamplifier followed by a dynamic latch structure to achieve fast-decision, high-resolution as well as reduced kick-back noise. A new adaptive power control technique is used to reduce the power consumption of the preamplifier. The circuit is designed and simulated in Global Foundries 65 nm CMOS technology. The simulation results have shown that the power consumption of 12-bit comparator is 191.2 nW at the clock frequency of 15 MHz and 0.8 V supply voltage with a delay of 1.17 nS.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); integrated circuit design; low-power electronics; preamplifiers; ADC designs; Global Foundries CMOS technology; adaptive power control technique; dynamic latch structure; frequency 15 MHz; kick-back noise reduction; low-to-medium speed A-D converters; power 191.2 nW; power consumption reduction; preamplifier; size 65 nm; time 1.17 ns; ultra low-power rail-to-rail comparator; voltage 0.8 V; word length 12 bit; Clocks; Latches; Radio access networks; Signal resolution; Simulation; Transient response; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026511
Filename :
6026511
Link To Document :
بازگشت