Title :
Interconnect synthesis: meeting the challenges of high speed design
Author :
Aldrich, Greg ; Suaris, Peter
Author_Institution :
Interconnectix Inc., Portland, OR, USA
Abstract :
The interconnect synthesis approach drives the physical design process through a transmission line simulator. This allows designers to specify electrical rules such as delay and crosstalk. Since the simulator understands these terms and is driving the physical process in real time, no translation to geometrical assumptions is ever necessary. This eliminates the errors involved in the translation and produces designs that are electrically correct. When production volumes are high and profit margins are low (as in the PC motherboard market) the goal is to guarantee that 100% of the boards manufactured are electrically functional. Since time-to-market is also critical, and high-speed issues can slow down the design process, the interconnect synthesis approach to physical design is the only solution that has proven to significantly reduce board design times
Keywords :
circuit CAD; circuit analysis computing; crosstalk; delays; integrated circuit interconnections; printed circuit design; transmission line theory; PC motherboard; board design times; crosstalk; delay; electrical rules; high-speed issues; interconnect synthesis approach; physical design; physical design process; physical process; production volumes; time-to-market; transmission line simulator; Clocks; Delay; Design engineering; Microprocessors; Process design; Routing; Signal design; Signal synthesis; Systems engineering and theory; Timing;
Conference_Titel :
WESCON/96
Conference_Location :
Anaheim, CA
Print_ISBN :
0-7803-3274-1
DOI :
10.1109/WESCON.1996.554003