DocumentCode :
340674
Title :
4-channel rad-hard delay generation ASIC with 1 ns timing resolution for LHC
Author :
Toifl, Thomas ; Vari, Riccardo ; Moreira, Paulo ; Marchioro, Alessandro
Author_Institution :
EP Div., CERN, Geneva, Switzerland
Volume :
1
fYear :
1998
fDate :
1998
Firstpage :
423
Abstract :
An ASIC was developed to precisely delay digital signals within the range of 0-24 ns in steps of 1 ns. To obtain well defined delay values independent of variations in process, supply voltage and temperature, four independent delay channels are controlled by a common control voltage derived from a delay-locked loop (DLL), which is synchronized to an external 40 MHz clock signal. The delay values of the four signal channels and the clock channel can be individually programmed via an I2C interface. Due to an automatic reset logic the chip does not need an external reset signal. A first version of the chip was developed in a non-rad-hard 0.8 μm technology and the successful prototype was then transferred to a radiation hard process (DMILL). Measurement results for both chip variants will be presented
Keywords :
application specific integrated circuits; delay lock loops; nuclear electronics; radiation hardening (electronics); 0 to 24 ns; 0.8 mum; 40 MHz; ASIC; I2C interface; control voltage; delay-locked loop; digital signal delay; radiation hard; timing resolution; Application specific integrated circuits; Automatic logic units; Clocks; Delay; Radiation hardening; Signal processing; Synchronization; Temperature control; Timing; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium, 1998. Conference Record. 1998 IEEE
Conference_Location :
Toronto, Ont.
ISSN :
1082-3654
Print_ISBN :
0-7803-5021-9
Type :
conf
DOI :
10.1109/NSSMIC.1998.775176
Filename :
775176
Link To Document :
بازگشت