DocumentCode :
3407118
Title :
Wire Length And Delay Minimization In General Clock Net Routing
Author :
Nan-Chi Chou ; Chung-Kuan Cheng
Author_Institution :
CSE Dept., University of California, San Diego´||´;´||´ La Jolla, CA 92093-0114
fYear :
1993
fDate :
7-11 Nov. 1993
Firstpage :
552
Lastpage :
555
Abstract :
We propose a simulated annealing based zero-skew clock net construction algorithm which works in any routing space, from Manhattan to Euclidean, with the added flexibility of optimizing either the wire length or the propagation delay. We first devise an O(1og n) tree grafting perturbation function to construct a zero-skew clock tree under the Elmore delay model. This tree grafting scheme is able to explore the entire solution space asymptotically. A Gauss-Seidel iteration procedure is then applied to optimize the Steiner point positions. Experimental results have shown that our algorithm can achieve substantial delay reduction and encouraging wire length minimization compared to previous works.
Keywords :
Clustering algorithms; Delay effects; Gaussian processes; Merging; Propagation delay; Routing; Simulated annealing; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1993. ICCAD-93. Digest of Technical Papers., 1993 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-4490-7
Type :
conf
DOI :
10.1109/ICCAD.1993.580113
Filename :
580113
Link To Document :
بازگشت