DocumentCode :
3407574
Title :
Optimum wordlength determination of 8/spl times/8 IDCT architectures conforming to the IEEE standard specifications
Author :
Kim, Seehyun ; Sung, Wonyong
Author_Institution :
Dept. of Control & Instrum. Eng., Seoul Nat. Univ., South Korea
Volume :
2
fYear :
1995
fDate :
Oct. 30 1995-Nov. 1 1995
Firstpage :
821
Abstract :
Optimum wordlengths for implementing an 8/spl times/8 IDCT (inverse discrete cosine transform) algorithm have been determined for minimizing the hardware implementation cost while satisfying the IEEE standard specifications. Three different implementation architectures, which are based on the multiplier-adder, distributed arithmetic, and scaled distributed arithmetic, are used for the optimization. The fixed-point optimization utility that automatically generates the fixed-point simulation model of a floating-point C program has been used. The optimization results show that the internal wordlength can be reduced substantially when compared with the previously known IDCT implementations.
Keywords :
IEEE standards; IDCT algorithm; IDCT architectures; IEEE standard specifications; distributed arithmetic; fixed-point optimization utility; fixed-point simulation model; floating-point C program; hardware implementation cost; implementation architectures; internal wordlength reduction; inverse discrete cosine transform; multiplier-adder; optimization results; optimum wordlength; scaled distributed arithmetic; Cost function; Decoding; Discrete cosine transforms; Feedback loop; Fixed-point arithmetic; HDTV; Hardware; Instruments; Mean square error methods; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 1995. 1995 Conference Record of the Twenty-Ninth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-8186-7370-2
Type :
conf
DOI :
10.1109/ACSSC.1995.540815
Filename :
540815
Link To Document :
بازگشت