DocumentCode :
3407632
Title :
A graph-based simplex algorithm for minimizing the layout size and the delay on timing critical paths
Author :
Wang, L.-Y. ; Lai, Y.-T. ; Liu, B.-D. ; Chang, T.-C.
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
1993
fDate :
7-11 Nov. 1993
Firstpage :
703
Lastpage :
708
Abstract :
The layout compaction problem with performance consideration is studied. In our approach, the delay upper-bound on the timing critical paths is reduced first, then the layout size is minimized without increasing that delay bound. Either step is formulated as a linear programming problem, and we propose a graph-based simplex algorithm, which replaces most of the matrix operations with graph operations, to solve the problem. Both theoretical analysis and experimental results show that this algorithm is quite efficient.
Keywords :
graph theory; circuit layout size minimization; critical path timing; delay minimization; delay upper-bound; graph operations; graph-based simplex algorithm; layout compaction problem; linear programming problem; matrix operations; performance; Algorithm design and analysis; Compaction; Integrated circuit interconnections; Iterative algorithms; Linear programming; Propagation delay; Sparse matrices; Timing; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1993. ICCAD-93. Digest of Technical Papers., 1993 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-4490-7
Type :
conf
DOI :
10.1109/ICCAD.1993.580165
Filename :
580165
Link To Document :
بازگشت