DocumentCode :
3408399
Title :
Design model on performance prediction for VLSI systems
Author :
Kaminska, Bozena ; Savaria, Yvon ; Houle, Jean-Louis
Author_Institution :
Dept. of Electr. Eng., Ecole Polytech. de Montreal, Que., Canada
fYear :
1988
fDate :
11-14 Apr 1988
Firstpage :
56
Lastpage :
60
Abstract :
A framework is presented for the prediction and estimation of the design yield of VLSI systems through design refinement steps. The design yield is calculated from simple analytical formulas and provides an effective early-warning tool for the logic designer that can be used to eliminate the necessity of running simulation programs for different versions of a given design. A number of metrics that are useful during the design process are introduced. These metrics can be included into a set of CAD tools. Test cost minimization is proposed as a possible application of this approach. Finally, a small example is developed to demonstrate that this approach is practical
Keywords :
VLSI; circuit layout CAD; CAD tools; VLSI systems; analytical formulas; design process; design refinement steps; design yield; early-warning tool; estimation; metrics; performance prediction; test cost minimization; Constraint optimization; Manufacturing processes; Particle measurements; Predictive models; Process design; Semiconductor device measurement; System testing; Time measurement; Velocity measurement; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
CompEuro '88. 'Design: Concepts, Methods and Tools'
Conference_Location :
Brussels
Print_ISBN :
0-8186-0834-X
Type :
conf
DOI :
10.1109/CMPEUR.1988.4934
Filename :
4934
Link To Document :
بازگشت