DocumentCode
3408760
Title
Low adaptation-delay LMS adaptive filter part-II: An optimized architecture
Author
Meher, Pramod Kumar ; Sang Yoon Park
Author_Institution
Dept. of Embedded Syst., Inst. for Infocomm Res., Singapore, Singapore
fYear
2011
fDate
7-10 Aug. 2011
Firstpage
1
Lastpage
4
Abstract
In the first part of this paper, we have discussed our proposed scheme to realize delayed least mean square (DLMS) adaptive filter with low-adaptation delay to have better convergence performance and to maintain small critical path to support high input sampling rate. Besides, we have proposed a novel multiplication cell for efficient implementation of error estimation block and weight update block of the adaptive filter. In this part of the paper, we have presented the complete architecture of the proposed DLMS adaptive filter with optimized the number of pipeline latches across the time-consuming combinational blocks of the structure to achieve low-adaptation delay and less critical path. From the synthesis results we find that the existing direct-form structure of [1] involves nearly 83% more area-delay product (ADP) and nearly 170% more energy-delay product (EDP) than the proposed one, in average, for filter orders N = 8, 16 and 32. The best of the existing systolic structures [2], similarly, involves nearly 21% more ADP and nearly 18% higher EDP than the proposed one for the same filter orders.
Keywords
adaptive filters; digital filters; least mean squares methods; area-delay product; direct-form structure; error estimation block; least mean square; low adaptation-delay LMS adaptive filter; multiplication cell; pipeline latches; systolic structures; time-consuming combinational blocks; weight update block; Adders;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location
Seoul
ISSN
1548-3746
Print_ISBN
978-1-61284-856-3
Electronic_ISBN
1548-3746
Type
conf
DOI
10.1109/MWSCAS.2011.6026643
Filename
6026643
Link To Document