DocumentCode :
3409305
Title :
A low-power digital frequency divider for system-on-a-chip applications
Author :
Omran, Hesham ; Sharaf, K. ; Ibrahim, Mohammad
Author_Institution :
Electr. Eng. Program, King Abdullah Univ. of Sci. & Technol. (KAUST), Thuwal, Saudi Arabia
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, an idea for a new frequency divider architecture is proposed. The divider is based on a coarse-fine architecture. The coarse block operates at a low frequency to save power consumption and it selectively enables the fine block which operates at the high input frequency. The proposed divider has the advantages of synchronous divider, but with lower power consumption and higher operation speed. The design can achieve a wide division range with a minor effect on power consumption and speed. The architecture was implemented on a complex programmable logic device (CPLD) to verify its operation. Experimental measurements validate system operation with power reduction greater than 40%.
Keywords :
frequency dividers; low-power electronics; programmable logic devices; system-on-chip; CPLD; coarse-fine architecture; complex programmable logic device; input frequency; low-power digital frequency divider; lower power consumption; synchronous divider; system-on-a-chip applications; Engines; Universal Serial Bus;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026674
Filename :
6026674
Link To Document :
بازگشت