DocumentCode :
3409355
Title :
Power efficient data retention logic design in the integration of power gating and clock gating
Author :
Li Li ; Ken Choi ; Ho Joon Lee
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL, USA
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
Recently, integration of power gating (PG) and clock gating (CG) has been proposed to reduce dynamic power and active leakage power simultaneously. During the integration, data retention logics are inserted between the power-gated cells and non-power-gated cells to hold power-gated data so that the operations of the non-power-gated cells function correctly. It is very important that the power consumption of the data retention logic should be very small so that the power reduction by CG and PG is not offset too much. Although there are several data retention flip-flop designs in the traditional PG design, no specific data retention logic design has been proposed during the integration of PG and CG. In this paper, a low power data retention logic design is proposed to fill this gap. The experimental results on ten ISCAS´85 benchmark circuits show that the power of our data retention logic design is only 1.58% of the power savings on average.
Keywords :
clocks; flip-flops; logic design; ISCAS´85 benchmark circuits; clock gating; data retention flip-flop designs; power efficient data retention logic design; power gating; Radio access networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026677
Filename :
6026677
Link To Document :
بازگشت