DocumentCode :
3409812
Title :
Energy-efficient load and store reuse
Author :
Yang, Jun ; Gupta, Rajiv
Author_Institution :
Dept. of Comput. Sci., Arizona Univ., Tucson, AZ, USA
fYear :
2001
fDate :
2001
Firstpage :
72
Lastpage :
75
Abstract :
A load and store reuse mechanism can be used for filtering memory references to reduce memory activity including on-chip cache activity. The challenging aspect of this task is to ensure that energy savings achieved in memory are not offset by energy used by the reuse hardware. In this paper we present the design of a reuse mechanism which has been carefully tuned to achieve net energy savings. In contrast to traditional filter cache designs which trade-off energy reductions with higher execution times, our approach reduces both energy and execution time
Keywords :
cache storage; integrated circuit design; low-power electronics; memory architecture; microprocessor chips; CPU; cache designs; data cache; load and store reuse mechanism; memory reference filtering; net energy savings; on-chip cache activity; reuse hardware; Computer science; Costs; Energy consumption; Energy efficiency; Filtering; Filters; Hardware; History; Permission;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, International Symposium on, 2001.
Conference_Location :
Huntington Beach, CA
Print_ISBN :
1-58113-371-5
Type :
conf
DOI :
10.1109/LPE.2001.945376
Filename :
945376
Link To Document :
بازگشت