DocumentCode :
3413007
Title :
Extraction of source/drain resistance from layout for 0.5 μm non-salicide process technology
Author :
Fujishiro, Felix ; Krishnamachary, Balaji ; Kundaji, Vijay ; Misheloff, Mike ; Rao, Ramu
Author_Institution :
Compass Design Automation, San Jose, CA, USA
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
157
Lastpage :
159
Abstract :
Scaling of non-salicide processes to the deep sub-micron regime will require that circuit simulators take into account sheet resistances. An accurate simulator to extract source and drain resistances from the circuit layout has been developed. The degradation of saturation drain current is most significant for increased parasitic source resistance, and the reduction of linear drain current is significantly affected by increased parasitic drain resistance
Keywords :
circuit analysis computing; electric resistance; integrated circuit layout; integrated circuit modelling; 0.5 micron; circuit layout; circuit simulators; drain resistance extraction; linear drain current; nonsalicide process technology; parasitic drain resistance; saturation drain current degradation; sheet resistances; source resistance extraction; submicron process; Circuit simulation; Conductivity; Contact resistance; Degradation; Design automation; Electric resistance; Laplace equations; SPICE; Silicon; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1995., Proceedings of the Eighth Annual IEEE International
Conference_Location :
Austin, TX
ISSN :
1063-0988
Print_ISBN :
0-7803-2707-1
Type :
conf
DOI :
10.1109/ASIC.1995.580704
Filename :
580704
Link To Document :
بازگشت