DocumentCode :
341301
Title :
Resource constrained dataflow retiming heuristics for VLIW ASIPs
Author :
Jacome, M. ; de Veciana, G. ; Akturan, C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1999
fDate :
1999
Firstpage :
12
Lastpage :
16
Abstract :
This paper addresses issues in code generation of time critical loops for VLIW ASIPs with heterogenous distributed register structures. We discuss a code generation phasing whereby one first considers binding options that minimize the significant delays that may be incurred on such processors. Given such a binding we consider retiming, subject to code size constraints, so as to enhance performance. Finally a compatible schedule, minimizing latency, is sought. Our main focus in this paper is on the role retiming plays in this complex code generation problem. We propose heuristic algorithms for exploring code size/performance tradeoffs through retiming. Experimental results are presented indicating that the heuristics perform well on a sample of dataflows
Keywords :
application specific integrated circuits; data flow computing; delays; hardware-software codesign; program compilers; VLIW ASIPs; code generation; code generation phasing; code size constraints; dataflows; heterogenous distributed register structures; resource constrained dataflow retiming heuristics; time critical loops; Application specific processors; Delay; Distributed power generation; Heuristic algorithms; Permission; Processor scheduling; Registers; Signal processing; Signal processing algorithms; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign, 1999. (CODES '99) Proceedings of the Seventh International Workshop on
Conference_Location :
Rome
ISSN :
1092-6100
Print_ISBN :
1-58113-132-1
Type :
conf
DOI :
10.1109/HSC.1999.777383
Filename :
777383
Link To Document :
بازگشت