DocumentCode :
3413423
Title :
An error correction-free 10-bit 5 MHz CMOS embedded subranging A/D converter with novel bisection MSB comparators
Author :
Hsu, Pochin ; Wu, Tien-Yu ; Wu, Chung-Yu
Author_Institution :
Electron. Res. & Service Organ., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
263
Lastpage :
266
Abstract :
This paper describes a novel embedded subranging type 10-bit 5 MHz CMOS error correction free analog-to-digital converter (ADC). The new structure solves the problem that the number of comparators in the fine ADC is increased as the number of bits is increased. The power dissipation of the comparator is explored and an innovative bisection MSB comparator is designed to further reduce power consumption and chip area of the new ADC. According to the simulation results, the new ADC can achieve 10-bit resolution and 2 MHz input bandwidth at a sampling rate of 5 MHz using 5 V 0.8 um CMOS process. The active die size is 1.4×2.2 mm2 and the power dissipation is 175 mW at 5 V
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); 0.8 micron; 10 bit; 175 mW; 2 MHz; 5 MHz; 5 V; CMOS embedded subranging analog-to-digital converter; bisection MSB comparators; chip area; error correction-free ADC; power dissipation; sampling rate; simulation; Analog-digital conversion; Bandwidth; CMOS technology; Capacitance; Electronics industry; Energy consumption; Error correction; Industrial electronics; Power dissipation; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1995., Proceedings of the Eighth Annual IEEE International
Conference_Location :
Austin, TX
ISSN :
1063-0988
Print_ISBN :
0-7803-2707-1
Type :
conf
DOI :
10.1109/ASIC.1995.580728
Filename :
580728
Link To Document :
بازگشت