Title :
A H.264 basic-unit level rate control algorithm facilitating hardware realization
Author :
Wu, Ping-Tsung ; Chang, Tzu-Chun ; Su, Ching-Lung ; Guo, Jiun-In
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chiayi
fDate :
March 31 2008-April 4 2008
Abstract :
Rate control plays an important role for video coding especially in video streaming applications with bandwidth constraints. The inherent sequential processing in H.264 basic unit (BU) level rate control algorithm makes it hard to be realized in a pipelined H.264 hardware encoder without increasing the processing latency. In this paper we propose a new H.264 BU-level rate control algorithm facilitating hardware realization. The proposed algorithm breaks down the sequential processing dependence in the original rate control algorithm in JM and reduces 28% for QCIF, 66% for CIF, 87% for Dl of hardware cycles while maintaining good video quality. Simulation results shows that the proposed algorithm reduces MAD´s memory buffer size to be Nunit * 14bits, which amounts to 26% for QCIF, 59% for CIF, 83% for Dl reduction as compared to JM rate control. Moreover, the proposed algorithm possesses high feasibility for hardware realization.
Keywords :
video coding; video streaming; H.264 basic unit level rate control; bandwidth constraint; hardware realization; pipelined H.264 hardware encoder; processing latency; sequential processing; video coding; video quality; video streaming; Bandwidth; Bit rate; Communication system control; Delay; Encoding; Hardware; Quadratic programming; Radio control; Rate-distortion; Video compression; BU Level; H.264; Rate Control;
Conference_Titel :
Acoustics, Speech and Signal Processing, 2008. ICASSP 2008. IEEE International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-1483-3
Electronic_ISBN :
1520-6149
DOI :
10.1109/ICASSP.2008.4518077