DocumentCode :
3413506
Title :
Efficient timing analysis using constraint-guided critical path search
Author :
Oh, Chanhee ; Mercer, M. Ray
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
289
Lastpage :
293
Abstract :
This paper describes an efficient logic-level timing analysis approach that can provide an accurate delay estimate of a digital circuit which may have many long false paths. By using logic incompatibilities in a circuit as constraints for critical path search, the algorithm determines the longest sensitive path without explicit path enumeration. Since the number of false paths that can be implicitly eliminated is potentially exponential to the number of path constraints, performance improvement is significant
Keywords :
constraint theory; critical path analysis; delays; logic CAD; logic design; timing; constraint-guided critical path search; delay estimate; digital circuit; edge constraints; logic incompatibilities; logic-level timing analysis; long false paths; longest sensitive path; path constraints; sensitization algorithm; Circuit analysis; Circuit synthesis; Clocks; Delay estimation; Digital circuits; Integrated circuit interconnections; Logic circuits; Logic design; Propagation delay; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1995., Proceedings of the Eighth Annual IEEE International
Conference_Location :
Austin, TX
ISSN :
1063-0988
Print_ISBN :
0-7803-2707-1
Type :
conf
DOI :
10.1109/ASIC.1995.580734
Filename :
580734
Link To Document :
بازگشت