DocumentCode :
341440
Title :
Observing test response of embedded cores through surrounding logic
Author :
Jaini, Pruveen K. ; Touba, Nur A.
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
Volume :
1
fYear :
1999
fDate :
36342
Firstpage :
119
Abstract :
This paper addresses the problem of observing the test response of an embedded intellectual property core. For the core test set specified by the core vendor, the logic surrounding the core can mask errors at the output of the core such that faults in the core may go undetected. For intellectual property cores where there is no knowledge of the internal structure of the core (i.e., the core is a black box), no assumptions can be made about what errors the faults in the core may cause at the core outputs. All possible errors at the core outputs must be observable. Existing observation point insertion techniques (all of which are based on a fault model and require knowledge of the circuit structure) cannot be used. The conventional solution to this problem is to directly observe the core outputs by either multiplexing them to chip pins or placing a boundary scan around the core. This paper describes necessary and sufficient conditions (assuming no knowledge of the internal structure of the core) for guaranteeing that all errors at the outputs of the core can be observed through logic surrounding the core (combinational or sequential). A systematic method for inserting a minimal set of observation points necessary for testing a core (with either parallel or serial access) is presented
Keywords :
VLSI; boundary scan testing; design for testability; embedded systems; fault diagnosis; industrial property; logic testing; DFT; VLSI; boundary scan; combinational logic; core outputs; core test set; embedded cores; fault model; intellectual property core; internal structure; observation point insertion techniques; sequential logic; test response; Automatic test pattern generation; Circuit faults; Circuit testing; Design for testability; Embedded computing; Intellectual property; Logic testing; Pins; Sufficient conditions; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.777819
Filename :
777819
Link To Document :
بازگشت