Title :
Design of a super-pipelined Viterbi decoder
Author :
Jia, Lihong ; Gao, Yonghong ; Isoaho, Jouni ; Tenhunen, Hannu
Author_Institution :
Electron. Syst. Design Lab., R. Inst. of Technol., Kista, Sweden
Abstract :
This paper presents a novel super-pipelined VLSI architecture for Viterbi decoders. This architecture is capable of achieving high throughput in an area-efficient manner and hence it is an attractive architecture for implementing the Viterbi decoder where a large constraint length and high throughput rate are required. The throughput can be linearly increased by increasing the number of basic process elements. The notable advantage is its regularity and flexibility. A Viterbi decode (R=1/2 K=10) is designed in 0.6 μm 3.3 V CMOS process to demonstrate the favourable performance of this new architecture
Keywords :
CMOS digital integrated circuits; VLSI; Viterbi decoding; integrated circuit design; pipeline processing; 0.6 micron; 3.3 V; VLSI architecture; area-efficient manner; constraint length; flexibility; regularity; super-pipelined Viterbi decoder; throughput; CMOS process; Decoding; Digital communication; Laboratories; Parallel architectures; Routing; Silicon; Throughput; Very large scale integration; Viterbi algorithm;
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
DOI :
10.1109/ISCAS.1999.777822