Title :
A floorplanner driven by structural and timing constraints
Author :
Safir, Abdelhakim ; Haroun, Baher ; Thulasiraman, K.
Author_Institution :
Dept. of Electr. Eng., Concordia Univ., Montreal, Que., Canada
fDate :
30 May-2 Jun 1994
Abstract :
This paper presents a novel layout model and floorplanning tool particularly suitable for taking into account user defined layout constraints on specific sets of modules and specific locations. The user defined layout constraints can be the setting of any common topological property associated with a group of specific modules such as the neighboring property for example. Or the use of any topological regularities in a design such as regular bus structure or the use of the structural property such as the bit-sliceable or non bit-sliceable feature of a module set, or their similar shape. The exploitation of these structural information helps in producing more compact layout especially for datapath oriented architectures. Moreover, in addition to the area and total wiring length, the critical path delay is systematically minimized through a global cost function. The potential candidates for the critical path computation can be specifically defined by the user. The core of the optimization process is based on simulated annealing
Keywords :
VLSI; circuit layout CAD; circuit optimisation; integrated circuit layout; simulated annealing; VLSI floorplanner; critical path delay; datapath oriented architectures; floorplanning tool; global cost function; layout model; optimization process; simulated annealing; structural constraints; timing constraints; topological property; topological regularities; total wiring length; user defined layout constraints; Annealing; Computer architecture; Cost function; Delay estimation; Delay systems; Routing; Shape; Timing; Very large scale integration; Wiring;
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
DOI :
10.1109/ISCAS.1994.408779