Title :
A NoC Architecture for high-speed Dynamic Partial Reconfiguration
Author :
Junrong Wang ; Zhiying Zhang ; Jinmei Lai
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fDate :
Oct. 29 2012-Nov. 1 2012
Abstract :
Dynamic Partial Reconfiguration (DPR) of FPGA can be used to achieve hardware flexibility and high area utilization. This paper proposes a novel Network on Chip Architecture for DPR (NoC-DPR). The proposed architecture optimizes the NoC network transmission of regular data and configuration bitstreams separately. By transferring the bitstreams parallelly through the NoC and using the DMA method and burst mode to transfer large volume of bitstreams efficiently, our architecture provides a high-speed, location-independent and flexible DPR solution, especially for multi-region DPR design. Results show that the reconfiguration speed of our architecture reaches up to 336.8MB/s and 673.6MB/s respectively when one and two regions reconfiguring parallelly, which outperforms state-of-the-art partial reconfiguration subsystems and can be multiplied in multi-region DPR design. In the end, a prototype system simulating the DPR process of our system has been implemented on Xilinx Virtex5 FPGA platform.
Keywords :
field programmable gate arrays; network-on-chip; reconfigurable architectures; DMA method; NoC architecture; NoC network transmission; Xilinx Virtex5 FPGA; burst mode; high-speed dynamic partial reconfiguration; multiregion DPR design; network-on-chip architecture; Central Processing Unit; Computer architecture; Field programmable gate arrays; IP networks; Prototypes; Random access memory; System-on-a-chip;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
DOI :
10.1109/ICSICT.2012.6467634