DocumentCode :
3417193
Title :
Formal verification of synthesized mixed signal designs using *BMDs
Author :
Ghosh, Abhijit ; Vemuri, Ranga
Author_Institution :
Digital Design Environ. Lab., Cincinnati Univ., OH, USA
fYear :
2000
fDate :
2000
Firstpage :
84
Lastpage :
90
Abstract :
We present a novel approach to functional verification of mixed signal designs by symbolic manipulations of multiplicative binary moment diagrams (*BMDs). *BMDs effectively represent and manipulate both algebraic and Boolean operations, which makes them suitable to handle the features of mixed signal systems. A formal model of the structural implementation of a synthesized design is extracted from the sized component netlist produced by the synthesis tool, in terms of characteristic behavior of the components and various voltage and current laws. For the synthesized implementation to be correct, it must imply formal models of user given behavior specification and other interesting properties. Circuit implementation and expected behavior are both modeled in *BMDs and the expected logical relation between them is proven
Keywords :
Boolean functions; circuit analysis computing; data structures; decision diagrams; formal verification; mixed analogue-digital integrated circuits; symbol manipulation; *BMDs; Boolean operations; algebraic operations; formal verification; functional verification; multiplicative binary moment diagrams; sized component netlist; symbolic manipulations; synthesized mixed signal designs; user given behavior specification; Arithmetic; Boolean functions; Circuit simulation; Circuit synthesis; Computational modeling; Formal verification; Laboratories; Signal design; Signal synthesis; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2000. Thirteenth International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-7695-0487-6
Type :
conf
DOI :
10.1109/ICVD.2000.812589
Filename :
812589
Link To Document :
بازگشت